

# A SURVEY ON LOW-POWER AND AREA-EFFICIENT MODIFIED BOOTH MULTIPLIER

K.Sandeep Kumar<sup>1</sup>, G.Jyothi<sup>2</sup>

<sup>1,2</sup>Associate professor in ECE, Aurora's Scientific, Technological & Research Academy, Hyderebad

Hyderabad

## Abstract

Reversible logic plays an important role in low power CMOS technology, computing. nanotechnology and optical Reversible logic is used to carry computation technology. in quantum Reversible gate as well as reversible circuits including universal logic gates are constructed to design a multiplier. The various arithmetic operations such as computer arithmetic unit are performed through multipliers. Reversible logic is used in many applications due to low power dissipation. Instead of booth recoding multiplier, signed multiplication is performed through k-algorithm where hardware complexity is reduced. The design parameters are optimised in this design.

Key words: K-Algorithm; Booth's recoding; multiplier architecture; reversible circuits.

## 1. Introduction

Reversible logic is mainly used because of its ability to reduce power dissipation which is very important in low power VLSI design. Reversible logic finds its applications in various fields such as low power CMOS and optical information processing, DNA computing and nanotechnology. The use of irreversible circuits leads to loss of information which inturn dissipates more power. More power dissipation leads to heat generation on top of the chip which cause damage to the chip. Reversible circuits have equal number of inputs and outputs. In reversible circuits there is one-toone mapping which means from output, input can be recovered. Energy dissipation will be zero when there is no loss of information. Fanouts and loops are not allowed in reversible logic circuits.

## **Related Work**

In 1961, Rolf Landauer[1] said that heat dissipation occurs when there is a loss of information. Loss of each bit of information leads to KTln2 joules of heat dissipation, where K is the Boltzmann constant and T is the temperature in Kelvin at which the system is operating. Heat dissipation is zero for reversible circuits at ideal conditions. The heat dissipation leads to low performance and reduction of lifetime of components.

Bennette[2] showed that the heat lost by reversible circuits is zero at ideal conditions. Reversible circuits cause less loss of information. Moore's law states that "the number of transistor on a chip increases every 12 to 18 months".

Himanshu thapliyal and M.B Srinivas[3] Proposed TSG gate which works as a single reversible full adder. TSG gate used here is a 4\*4 reversible gate. 4\*4 architecture is designed using existing reversible multiplier. TSG gate used in proposed multiplier architecture is better and optimised compared to other architecture such as number of reversible gates and garbage outputs.

H R Bhagyalakshmi and M K Venkatesha[4] proposed BVPPG gate which is a 5\*5 reversible gate which has been designed to generate partial products which performs multiplication and operand bits duplication is obtained. BVPP gate is used to design the 4 bit architecture.The proposed multiplier is designed using Toffoli

385

gate which most flexible and universal reversible gate. The proposed multiplier architecture reduces the overall cost of the circuit. Toffoli gates and constant inputs effects the quantum cost.

H.R.Bhagyalakshmi et.al.[5] Improved multiplier design is constructed using reversible logic gates. The design requires DPG gate and BVF gate which is a 4\*4 reversible gate. Reducing the number of reversible circuits lead to the low quantum cost. Multipliers are useful in construction of arithmetic units of quantum computers.

Maryam Ehsanpour et.al.[6] MFA(modified full adder) is used to construct a novel reversible 4bit binary multiplier. MFA adder alone works as a reversible full adder. The hardware complexity is less and requirement of garbage outputs and constant input are low which leads to the increased speed of the multiplier circuit. N\*N bit multiplication can be designed using 4bit binary multiplier.

Rakshith TR. number of Et.al.[7] The multiplications performed decides the performance of microcontrollers and digital signal processors. Vedic multiplier is used to perform complex multiplication. Power dissipation is less when Vedic multiplier is used along with reversible logic. In embedded system, the power dissipation is another drawback which needs to be looked after. "Urdhva Tiryakbhayam" is used in applications such as Fast Fourier Transform, imaging, defined radios software and wireless communications.

Rakshith Saligram et.al.[8] Speed and power is effective in Urdhva Tiryakbhayam Vedic multiplier. The design is evaluated using Total Reversible Logic Implementation Cost (TRLIC). The reversible circuits still need to be optimised.

Sumit Vaidya et.al.[9] "Urdhva Tiryakbhyam" is used in multiplication which improves the speed, area and other parameters. "Nikhilam Sutra" uses more than one equation to reduce the number of repetition which results in increase in speed. More delay is obtained in this multiplier design. Michael Nachtigal et.al.[10] Single precision floating point multiplier using operand decomposition method is designed. 8\*8 bit Wallace tree multiplier is designed which reduces quantum cost, delay and garbage outputs. 24\*24 bit multiplier is constructed using 8\*8 bit reversible Wallace tree multiplier.

M.Jenath, V.Nagarajan[11] The reversible single precision floating point multiplier(RSPFPM) is designed. Peres gate is used to construct the multiplier whose quantum cost is low. Based on operand decomposition method, operand bits is divided into 3 parts which has 8 bits in each partition. Using nine 8\*8 bit multipliers,24\*24 bit reversed multiplier is performed addition is done at the output to reduce the quantum cost and garbage outputs. The drawback of this architecture is that garbage outputs are more.

H. P. Sinha, Nidhi Syal[12] a novel 4x4 bit reversible fault tolerant multiplier circuit is designed which is used to multiply two 4-bit numbers. The proposed design has high speed and complexity of hardware is less. The partial product is generated in parallel using Fredkin gates and the addition is performed using reversible parallel adder where IG gates are used. Drawback is more power dissipation.

Md. Belayet Ali et.al.[13] The Modified HNG (MHNG) is a 4\*4 reversible gate which functions as a reversible full adder. The reversible fault-tolerant multiplier is constructed using pere gate and MHNG gate. The 4\*4 multiplier circuits offers low hardware complexity and number of reversible logic gates, garbage output are reduced.

Majid Haghparast et.al.[14] The 4\*4 bit reversible multiplier circuit is proposed which is faster and low hardware complexity. "HNG" gate is used which is 4\*4 reversible gate is capable of multiplying two 4-bit numbers for the proposed reversible multiplier. More complex systems can be constructed using 4\*4 reversible multiplier design. Optical logic implementations are not yet available.

Sukhmeet Kaur et.al.[15] implemented radix-4 Modified Booth Multiplier and this

#### INTERNATIONAL JOURNAL OF CURRENT ENGINEERING AND SCIENTIFIC RESEARCH (IJCESR)

implementation is compared with Radix-2 Booth Multiplier. The method of implementing the Parallel MAC with the smallest possible delay is investigated. MAC is implemented By combining multiplication with accumulation and carry-look-ahead adder (CLA) is devised. The speed is increased and less circuit complexity. Parallel MAC is used DSP and video applications.

Kartikeya Bhardwaj et.al.[16] Signed multiplication is performed using k-algorithm which is an improved version of Booth's recoding multiplier. The implementation of kalgorithm is designed using an efficient multiplier architecture. Fault-tolerance and non fault-tolerance 4-bit reversible multipliers is designed. The reduction in quantum cost and design metrics is observed.

## **Comparison of Different Papers**

| Reversib  | Gate | Numbe   | Ouantu | Consta   |
|-----------|------|---------|--------|----------|
| le        | coun | r of    | m cost | nt input |
| multiplie | t    | garbage |        | 1        |
| rs        |      | output  |        |          |
| Existing  | 1    | 2       | -      | -        |
| circuit[3 |      |         |        |          |
| ]         |      |         |        |          |
| Existing  | 20   | 28      | 144    | 28       |
| circuit[4 |      |         |        |          |
| ]         |      |         |        |          |
| Existing  | 40   | 52      | 152    | 52       |
| circuit[5 |      |         |        |          |
| ]         |      |         |        |          |
| Existing  | -    | 36      | -      | 20       |
| circuit[6 |      |         |        |          |
| ]         |      |         |        |          |
| Existing  | 37   | 62      | 162    | 29       |
| circuit[7 |      |         |        |          |
| ]         |      |         |        |          |
| Existing  | 33   | 43      | 164    | 33       |
| circuit[8 |      |         |        |          |
| ]         |      |         |        |          |
| Existing  | -    | 4       | 12     | -        |
| circuit   |      |         |        |          |
| [10]      |      |         |        |          |
| Existing  | -    | 179     | 171    | -        |
| circuit   |      |         |        |          |
| [11]      |      |         |        |          |
| Existing  | 44   | 56      | 128    | 56       |
| circuit   |      |         |        |          |

| [12]     |    |    |     |    |
|----------|----|----|-----|----|
| Existing | 28 | 22 |     | 28 |
| circuit  |    |    |     |    |
| [13]     |    |    |     |    |
| Existing | 28 | 52 |     | 28 |
| circuit  |    |    |     |    |
| [14]     |    |    |     |    |
| Existing | -  | 34 | 126 | 30 |
| circuit  |    |    |     |    |
| [16]     |    |    |     |    |

## Conclusion

Multipliers are widely used digital components. Multiplication speed must be high to speed up the processor. In order to increase speed of the multiplication the basic multipliers are replaced with fault-tolerant reversible multiplier which is more efficient and less complex and it consumes less power. In recent days as the technology increases, the critical issue is the power dissipation so the reversible logic area reduce the power dissipation which is main constraint of low power dissipation. K-Algorithm is useful in optimizing the reversible as well as conventional multiplier designs with equal number of merits.

## **References:**

 [1] R.Landaeur, "Irreversibility and heat generation in the computational process," IBM J Research and Development,5,pp.183-191,1961.

[2] C.H. Bennett, "Logical reversibility of computation," IBM J. Research and Development, pp. 525-532, November 1973

[3] Himanshu, thapliyal and M B Srinivas, "Novel Reversible Multiplier Architecture Using Reversible TSG Gate" center for VLSI and Embedded system Technologies International Institute of Information Technology

[4] H R Bhagyalakshmi and M K Venkatesha, "Optimised Multiplier Using Reversible Multicontrol Input TOFFOLI Gates," International Journal of VLSI design & Communication Systems vol.3, no.6, December 2012

### INTERNATIONAL JOURNAL OF CURRENT ENGINEERING AND SCIENTIFIC RESEARCH (IJCESR)

[5] H.R.Bhagyalakshmi et.al.,"AN IMPROVED DESIGN OF A MULTIPLIER USING REVERSIBLE LOGIC GATES," International Journal of Engineering Science and Technology Vol.2(8), 2010, 3838-3845

[6] Maryam Ehsanpour et.al."Design of a Novel Reversible Multiplier Circuit Using Modified Full Adder," 2010 International Conference on Computer Design and Applications

[7] Rakshith TR and Rakshith Saligram," Design of High Speed Low Power Multiplier using reversible logic: Vedic Mathematical Approach" 2013 International Conference on Circuits, power and computing technologies[ICCPCT-2013]

[8] Rakshith Sligram and Rakshith Saligrm,"Optimised Reversible Vedic Multipliers for High Speed Low Power Operations," Proceedings of 2013 IEEE Conference on Information and Communication Technologies (ICT 2013)

[9] Sumit Vaidya and Deepak Dandekar "DELAY-POWER PERFORMANCE COMPARISON OF MULTIPLIERS IN VLSI CIRCUIT DESIGN" International Journal of computer networks & Communications (IJCNC), vol.2, no.4, july 2010

[10] Michael Nachtigal and Nagarajan Ranganathan,"Design of a Reversible Single Precision Floating Point Multiplier Based on Operand Decomposition," Proceeding of 10<sup>th</sup> IEEE international conference on nanotechnology

[11] M.Jenath, V.Nagarajan," FPGA Implementation On Reversible Floating Point Multiplier ," International Journal of Soft Computing and Engineering (IJSCE) ISSN: 2231-2307, Volume-2, Issue-1, March 2012

[12] H. P. Sinha, Nidhi Syal, "Design of Fault Tolerant Reversible Multiplier," International Journal of Soft Computing and Engineering (IJSCE) ISSN: 2231-2307, Volume-1, Issue-6, January 2012 [13] Md. Belayet Ali," Design of a High Performance Reversible Multiplier" IJCSI International Journal of Computer Science Issues, Vol. 8, Issue 6, No 1, November 2011 [14] masjid Haghparast et.al."Design of a Novel Reversible Multiplier Circuit Using HNG Gate in Nanotechnology" World Applied Sciences Journal 3 (6): 974-978, 2008 ISSN 1818-4952 © IDOSI Publications, 2008

[15] Sukhmeet Kaur et.al, "Implementation of Modified Booth Algorithm (Radix 4) and its Comparison with Booth Algorithm (Radix-2),"Advance in Electronic and Electric Engineering.ISSN 2231-1297, Volume 3, Number 6 (2013), pp. 683-690

[16] Kartikeya Bhardwaj ," K-Algorithm: An Improved Booth's Recoding for Optimal Fault-Tolerant Reversible Multiplier" 2013 26th International Conference on VLSI Design and the 12th International Conference on Embedded Systems